Title
Energy Conscious Simultaneous Voltage Scaling and On-chip Communication Bus Synthesis
Abstract
Due to the ever increasing trend of system complexity and technology scaling, synthesizing on-chip communication architecture appears to be a challenging task for the system designers. The traditional approaches are mostly based on the simulation of an entire system. However, the resulting architecture may not fulfill the requirements such as the performance, energy, size etc. and the computational cost of simulation based techniques is infeasible when exploring a large design space. This paper presents a simultaneous on-chip communication bus synthesis and voltage scaling approach, which is modeled in NLP (nonlinear programming) and finds an energy efficient minimum number of bus(es) and an optimal size of bus width by simultaneously performing resource selection, scheduling, binding and voltage scaling of an on-chip bus. The voltages (supply and body bias) are scaled to reduce the total energy consumption of a bus by exploiting the slack of each on-chip module. The experimental results conducted on real-life examples, demonstrate the synthesis of an energy efficient communication bus with total energy saving up to 57.1% by scaling its supply and body bias voltages.
Year
DOI
Venue
2006
10.1109/VLSISOC.2006.313250
VLSI-SOC
Keywords
Field
DocType
integrated circuit interconnections,nonlinear programming,interconnection network,nonlinear programming,on-chip communication bus,technology scaling,voltage scaling
Design space,Efficient energy use,Scheduling (computing),Voltage,Nonlinear programming,Electronic engineering,Local bus,Engineering,Energy consumption,Scaling
Conference
Citations 
PageRank 
References 
2
0.37
12
Authors
3
Name
Order
Citations
PageRank
Sujan Pandey1356.13
Tudor Murgan2499.74
Manfred Glesner31121255.04