Title
Low Power Design of the Neuroprocessor.
Abstract
This paper presents the performance analysis for CPL based design of a Low power digital neuroprocessor. We have verified the functionality of the components at the high level using Verilog and carried out the simulations in Silos. The components of the proposed digital neuroprocessor have also been verified at the layout level in LASI. The layouts have then been simulated and analyzed in Winspice for their timing characteristics. The result shows that the proposed digital neuroprocessor consistently consumes less power than other designs of the same function. It can also be seen that the proposed functions have lesser propagation delay and thus higher speed than the other designs.
Year
DOI
Venue
2003
10.1007/978-3-540-45226-3_117
LECTURE NOTES IN ARTIFICIAL INTELLIGENCE
Keywords
DocType
Volume
propagation delay
Conference
2774
Issue
ISSN
Citations 
1
0302-9743
0
PageRank 
References 
Authors
0.34
2
3
Name
Order
Citations
PageRank
Abhijit S. Pandya110822.91
Ankur Agarwal291254.57
P. K. Kim300.34