Title
Demonstration of Speed and Power Enhancements on an Industrial Circuit Through Application of Clock Skew Scheduling
Abstract
A strategy to enhance the speed and power characteristics of an industrial circuit is demonstrated in this paper. It is shown that nonzero clock skew scheduling can improve circuit performance while relaxing the strict timing constraints of the critical data paths within a high speed system. A software tool implementing a nonzero clock skew scheduling algorithm is described together with a methodology that generates the required clock signal delays. Furthermore, a technique that significantly reduces the power dissipated in the noncritical data paths is demonstrated. The application of this technique combined with nonzero clock skew scheduling to the slower data paths is also described. Speed improvements of up to 18% and power savings greater than 80% are achieved in certain functional blocks of an industrial high performance microprocessor.
Year
DOI
Venue
2002
10.1142/S0218126602000410
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS
Keywords
Field
DocType
clock skew scheduling,timing margin improvement,delay management,low power timing analysis
Timing failure,Clock gating,Computer science,Clock domain crossing,Electronic engineering,Clock skew,Static timing analysis,Synchronous circuit,Digital clock manager,CPU multiplier
Journal
Volume
Issue
ISSN
11
3
0218-1266
Citations 
PageRank 
References 
3
0.47
10
Authors
6
Name
Order
Citations
PageRank
Dimitrios Velenis111613.77
Kevin T. Tang222712.68
Ivan S. Kourtev3567.96
V. Adler430.47
F. Baez530.47
Eby G. Friedman62081248.81