Title
Accurate Logic-Level Current Estimation For Digital Cmos Circuits
Abstract
Nowadays, verification of digital integrated circuit has been shifting more and more from the timing and area field to current and power estimations. The main problem with this kind of verification is on the lack of precision of current estimations when working at higher levels (logic, RT, architectural levels). To solve this problem it is not only necessary to use good current models for switching activity, it is also necessary to calculate this switching activity with high accuracy. In this paper we present an alternative to estimate current consumption using logic-level simulation. To do that, we use a simple but accurate enough current model to calculate the current consumption for each signal transition, and a delay model that obtains high accuracy when it is used to measure the switching activity (the Degradation Delay Model (DDM)). In the paper we present the current model for the CMOS inverter, the characterization process and the model implementation in the logic simulator HALOTIS that includes the DDM. Results show a high accuracy in the estimation of current curves when compared to HSPICE, and a potentially large improvement over conventional approaches.
Year
DOI
Venue
2006
10.1166/jolpe.2006.010
JOURNAL OF LOW POWER ELECTRONICS
Keywords
DocType
Volume
CMOS VLSI, Current Estimation, Logic-Level Simulation, Delay Model, Switching Activity
Journal
2
Issue
ISSN
Citations 
1
1546-1998
0
PageRank 
References 
Authors
0.34
0
7