Title
A one division per clock pipelined division architecture based on LAPR (lookahead of partial-remainder) for low-power ECC applications
Abstract
We propose a pipelined division architecture for low-power ECC applications, which is based on partial-division on group basis and lookahead technique exploiting the linearity in finite field arithmetic. The throughput is one division per clock regardless of the degree of the dividend polynomial. The salient feature of this architecture is that it leads very low power-delay product. To verify the relative performance of the proposed division architecture over the conventional one using LFSR, three RS and BCH code applications were fabricated using 0.8 mu m double metal CMOS technology. Experimental results show about 32, 65, 67 times improvement in power consumption compared with conventional one using LFSR.
Year
DOI
Venue
1997
10.1145/263272.263338
international symposium on low power electronics and design
Keywords
DocType
ISBN
low-power ecc application,clock pipelined division architecture,bch code,finite field arithmetic
Conference
0-89791-903-3
Citations 
PageRank 
References 
0
0.34
2
Authors
2
Name
Order
Citations
PageRank
Hyung-Joon Kwon100.68
Kwyro Lee226570.73