Title
Modified SDF Architecture for Mixed DIF/DIT FFT
Abstract
In this paper, we propose the modified single-path delay feedback (SDF) architecture for FFT implementation, which implements a mixed decimation-in-frequency (DIF)/decimation-in-time (DIT) FFT algorithm. Since final stage is computed as DIT FFT algorithm and other stages including input stage are computed as DIF FFT algorithm, both input and output data occur in normal order and additional clocks for reordering input or output is not required. This architecture is applied to a 64-point FFT and compared to the radix-4 DIF SDF and radix-4 multi-path delay commutator (MDC) architecture in the context of throughput, latency and hardware complexity. As a result, the proposed architecture has a much lower hardware complexity as compared to the radix-4 MDC while maintaining the same throughput and latency, and it achieves a significantly lower latency compared to the original radix-4 SDF architecture with reasonable hardware complexity increment.
Year
DOI
Venue
2007
10.1109/ISCAS.2007.377845
ISCAS
Keywords
Field
DocType
radix-4 multipath delay commutator architecture,mixed dif/dit fft algorithm,microprocessor chips,decimation-in-frequency fft algorithm,decimation-in-time fft algorithm,digital arithmetic,modified sdf architecture,radix-4 dif sdf,fast fourier transforms,modified single-path delay feedback architecture,feedback,throughput,computer architecture,hardware,wireless communication,ofdm
Architecture,Wireless,Hardware complexity,Computer science,Latency (engineering),Electronic engineering,Input/output,Fast Fourier transform,Throughput,Orthogonal frequency-division multiplexing
Conference
ISSN
ISBN
Citations 
0271-4302
1-4244-0921-7
4
PageRank 
References 
Authors
0.53
1
2
Name
Order
Citations
PageRank
Seungbeom Lee1457.04
Sin-Chong Park28022.58