Title
Communication Synthesis For Interconnect Minimization Targeting Distributed Register-File Microarchitecture
Abstract
In deep-submicron era, wire delay is becoming a bottleneck while pursuing even higher system clock speed. Several distributed register (DR) architectures have been proposed to cope with this problem by keeping most wires local. In this article, we propose a new resource-constrained communication synthesis algorithm for optimizing both inter-island connections (IICs) and latency targeting on distributed register-file microarchitecture (DRFM). The experimental results show that tip to 24.7% and 12.7% reduction on IIC and latency can be achieved respectively as compared to the previous work.
Year
DOI
Venue
2011
10.1587/transfun.E94.A.1151
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES
Keywords
DocType
Volume
communication synthesis, distributed register-file microarchitecture, interconnect minimization, resource binding, scheduling
Journal
E94A
Issue
ISSN
Citations 
4
0916-8508
2
PageRank 
References 
Authors
0.40
10
4
Name
Order
Citations
PageRank
Juinn-Dar Huang127027.42
Chia-I Chen2132.02
Yen-Ting Lin343023.29
Wan-Ling Hsu450.82