Title
An Efficient Probabilistic Method For Logic Circuits Using Real Delay Gate Model
Abstract
Our goal is the development of a novel probabilistic method to estimate accurately the power consumption of a logic level circuit under real delay model generalising fundamental principles of zero delay-based methods. Based on Markov stochastic processes a set of new formulas, which describe the temporal and spatial correlation in terms of the associated zero delay-based parameters, under real delay model, are introduced. The chosen gate model allows accurate estimation of the functional and spurious (glitches) transitions, leading to accurate power estimation. Comparative study of benchmark circuits demonstrates the accuracy of the proposed method.
Year
DOI
Venue
1999
10.1109/ISCAS.1999.777859
ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI
Keywords
Field
DocType
integrated circuit design,glitches,combinational circuits,signal processing,logic design,logic circuits,vlsi,spatial correlation,probability,very large scale integration,power dissipation,probabilistic method,markov processes,stochastic process
Delay calculation,Logic synthesis,Logic gate,Markov process,Computer science,Control theory,Markov chain,Probabilistic method,Combinational logic,Electronic engineering,Elmore delay
Conference
Citations 
PageRank 
References 
3
0.46
3
Authors
5
Name
Order
Citations
PageRank
george theodoridis16714.19
S. Theoharis2112.32
Dimitrios Soudris330.46
Thanos Stouraitis424630.54
Constantinos E. Goutis57516.82