Abstract | ||
---|---|---|
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Most existing algorithms for performance-driven technology mapping for Lookup-table (LUT)-based FPGA designs are based on the unit-delay model. In this paper we study the technology mapping problem under arbitrary net-delay models. We show that if the net delay can be determined or estimated before mapping, the problem can be optimally solved in polynomial time based on efficient network now computation. We have implemented the algorithm and tested it on a number of MCNC benchmark examples. |
Year | DOI | Venue |
---|---|---|
1994 | 10.1016/0097-8493(94)90063-9 | COMPUTERS & GRAPHICS |
DocType | Volume | Issue |
Journal | 18 | 4 |
ISSN | Citations | PageRank |
0097-8493 | 4 | 0.44 |
References | Authors | |
0 | 4 |
Name | Order | Citations | PageRank |
---|---|---|---|
Jason Cong | 1 | 7069 | 515.06 |
Yuzheng Ding | 2 | 239 | 19.46 |
Tong Gao | 3 | 4 | 0.44 |
Kuang-chien Chen | 4 | 347 | 30.84 |