Title
Test cost reduction for logic circuits: Reduction of test data volume and test application time
Abstract
We believe that reduction of the testing cost is becoming increasingly important as the size of VLSIs becomes larger. Moreover, as the structure of VLSIs becomes more complicated, test compaction, test compression, and test application time reduction for non-stuck-at faults, such as delay faults, bridging faults, crosstalk faults, and open faults, must be considered. In addition, new methods of fault diagnosis and high-level testing must be developed in order to reduce testing costs or diagnostic costs. In this paper we have surveyed recent research on the reduction of testing cost for logic circuits, including test compaction for combinational circuits and sequential circuits, test compaction under IDDQ testing, and test compression and test application time reduction for scan circuits. © 2005 Wiley Periodicals, Inc. Syst Comp Jpn, 36(6): 69–83, 2005; Published online in Wiley InterScience (). DOI 10.1002/scj.20240
Year
DOI
Venue
2005
10.1002/scj.v36:6
Systems and Computers in Japan
Keywords
Field
DocType
test compression,logic circuit
Logic gate,Computer science,Combinational logic,Iddq testing,Artificial intelligence,Automatic test pattern generation,Sequential logic,Test data,Test compression,Electrical engineering,Machine learning,Reliability engineering,Cost reduction
Journal
Volume
Issue
Citations 
36
6
3
PageRank 
References 
Authors
0.45
72
4
Name
Order
Citations
PageRank
Yoshinobu Higami114027.24
Seiji Kajihara298973.60
Hideyuki Ichihara39618.92
Yuzo Takamatsu415027.40