Title
High Performance Low Swing Clock Tree Synthesis with Custom D Flip-Flop Design
Abstract
Low swing clocking is a low power design methodology that scales the clock voltage to decrease power consumption of the clock distribution networks, with an expected degradation in the performance. In this work, a novel low swing clock tree synthesis methodology is combined with a custom low swing clock-aware D flip-flop (DFF) design. The low swing clocking serves to reduce the power dissipation whereas the custom low swing-aware DFF serves to preserve the performance of the IC. The experimental results performed on the three largest circuits of ISCAS'89 benchmarks operating at 1GHz in the 32nm technology show that the proposed methodology can achieve an average of 16% power savings in the clock tree compared to its full swing counterpart, while satisfying the same clock skew (50ps) and slew (150ps) constraints at the worst case corner of operation. Moreover, the clock-to-output delay of the low swing DFF does not increase compared to traditional full swing DFF, while consuming only 1% more power.
Year
DOI
Venue
2014
10.1109/ISVLSI.2014.53
ISVLSI
Keywords
Field
DocType
clock distribution networks,clocks,flip-flops,logic design,trees (electrical),ISCAS'89 benchmarks,clock-to-output delay,custom D flip-flop design,frequency 1 GHz,high performance low swing clock tree synthesis,power dissipation,size 32 nm,CAD,clock tree,low swing,timing
Timing failure,Clock gating,Underclocking,Clock domain crossing,Electronic engineering,Clock skew,Digital clock manager,Engineering,CPU multiplier,Swing
Conference
ISSN
Citations 
PageRank 
2159-3469
3
0.41
References 
Authors
9
4
Name
Order
Citations
PageRank
Sitik, C.130.41
Filippini, L.230.41
Emre Salman3111.98
Baris Taskin422740.82