Abstract | ||
---|---|---|
Complex SOC's developed in VDSM technologies require adequate solutions to diagnose and analyze yield losses. This paper focuses on the diagnosis of logic circuits embedded in SOCs. The core instrument leveraged is ATPG used during test vectors generation and analysis of failures. This work emphasizes the results obtained in systematically applying ATPG diagnosis on failures detected in the manufacturing test floor. Details on diagnosis flow and ATE data collection are given. Experimental results are provided. |
Year | DOI | Venue |
---|---|---|
2004 | 10.1109/VTEST.2004.1299232 | VTS |
Keywords | Field | DocType |
automatic test equipment,automatic test pattern generation,fault diagnosis,logic circuits,logic testing,system-on-chip,ATE data collection,ATPG diagnosis,SOC,failure analysis,logic circuits diagnosis,manufacturing test floor,test vectors generation,yield losses analysis | Data collection,Automatic test pattern generation,Logic gate,System on a chip,Fault coverage,Automatic test equipment,Logic testing,Computer science,Real-time computing,Electronic engineering,Test compression,Reliability engineering | Conference |
ISSN | ISBN | Citations |
1093-0167 | 0-7695-2134-7 | 7 |
PageRank | References | Authors |
1.26 | 8 | 4 |
Name | Order | Citations | PageRank |
---|---|---|---|
D. Appello | 1 | 68 | 7.84 |
Fudoli, A. | 2 | 7 | 1.26 |
K. Giarda | 3 | 19 | 2.15 |
Gizdarski, E. | 4 | 7 | 1.26 |