Title
Low latency word serial CORDIC
Abstract
In this paper we present a modification of the CORDIC algorithm which reduces the number of iterations almost to half by merging two successive iterations of the basic algorithm. The two coefficients per iteration are obtained with only a small increase in the cycle time by estimating one of the coefficients. A correcting iteration method is used to correct the possible errors produced by the estimate. Moreover, the modified iteration permits the reduction of the number of cycles required for the compensation of the scaling factor. The resulting architecture is word serial, working both in rotation and vectoring operation modes, presenting a low latency in comparison with the classical CORDIC approach.
Year
DOI
Venue
1997
10.1109/ASAP.1997.606819
Zurich
Keywords
Field
DocType
digital arithmetic,signal processing,iterations,scaling factor,vectoring operation modes,word serial CORDIC
Scale factor,Signal processing,Adder,Iterative method,Computer science,Parallel computing,Algorithm,Error detection and correction,CORDIC,Latency (engineering),Very-large-scale integration
Conference
ISSN
ISBN
Citations 
2160-0511
0-8186-7959-X
1
PageRank 
References 
Authors
0.37
9
2
Name
Order
Citations
PageRank
Julio Villalba121923.56
Lang, T.2384.02