Title
On Automatic Test Block Generation for Peripheral Testing in SoCs via Dynamic FSMs Extraction
Abstract
Traditional test generation methodologies for peripheral cores resort heavily to low-level descriptions of the circuit, leading to long generation times. Methodologies based on high-level descriptions can only be used if a clear relationship exists between the measured high-level coverage and the gate-level fault coverage. Even in medium complexity circuits, however, a direct relationship between code coverage metrics and fault coverage is not guaranteed, while other RT level metrics require an effort comparable to the use of low level descriptions. To overcome this problem, in the case of peripheral cores, a new approach is proposed: FSMs embedded in the system are identified and dynamically extracted via simulation, while transition coverage is used as a measure of how much the system is exercised. Model extraction and coverage maximization are performed concurrently in a completely automated way. This new technique is exploited to drive an unsupervised methodology for generating tests for peripheral cores. Experimental analysis shows the effectiveness of the approach.
Year
DOI
Venue
2007
10.1109/MTV.2007.14
MTV
Keywords
Field
DocType
experimental analysis,finite state machines,generation time,code coverage,fault coverage,system on chip
Code coverage,System on a chip,Fault coverage,Computer science,Logic testing,Real-time computing,Finite-state machine,Model extraction,Electronic circuit,Maximization,Embedded system
Conference
ISSN
ISBN
Citations 
1550-4093
978-0-7695-3241-7
0
PageRank 
References 
Authors
0.34
13
5
Name
Order
Citations
PageRank
D. Ravotto1182.08
E. Sanchez200.34
M. Schillaci351.29
M. Sonza Reorda41099114.76
G. Squillero533030.36