Title
Quaternary Addition Circuits Based on SUSLOC Voltage-Mode Cells and Modeling with SystemVerilog©
Abstract
Multiple Valued Logic (MVL) has been gaining popularity and practical applications. In addition to the standard MVL benefits, quaternary logic offers the benefit of easy interfacing to binary logic due to the fact that the radix 4=22 allows for simple encoding/decoding circuits. Quaternary cells based on the Supplementary Symmetrical Logic Circuit Structure (SUSLOC) [2] are modeled and used for our adder circuit structures. Several different adder configurations are designed and modeled using the basic quaternary gates and are modeled with the SystemVerilog modeling language. Different adder configurations are compared for their size and estimated logic depth for area and performance estimation and compared with their binary counterparts.
Year
DOI
Venue
2009
10.1109/ISMVL.2009.66
Naha, Okinawa
Keywords
Field
DocType
adders,decoding,encoding,network synthesis,SUSLOC voltage-mode cells,SystemVerilog modeling language,adder circuit structures,basic quaternary gates,binary logic,encoding-decoding circuits,quaternary addition circuits,supplementary symmetrical logic circuit structure,Quaternary,SUSLOC,Voltage-mode circuit,addition circuit
Logic synthesis,Logic gate,Adder,Logic optimization,Computer science,Electronic engineering,Carry-save adder,Logic family,SystemVerilog,Electronic circuit
Conference
ISSN
ISBN
Citations 
0195-623X E-ISBN : 978-0-7695-3607-1
978-0-7695-3607-1
2
PageRank 
References 
Authors
0.39
9
4
Name
Order
Citations
PageRank
Satyendra R. Datla120.39
Mitchell A. Thornton228040.94
Luther Hendrix320.39
Dave Henderson420.39