Title
A 570fsrms integrated-jitter ring-VCO-based 1.21GHz PLL with hybrid loop
Abstract
Sampling clock jitter significantly degrades the circuit performance and dynamic range of an ADC. This paper presents a 570fsrms integrated-jitter 1.21GHz PLL with a hybrid loop. A ring VCO has a much inferior phase noise characteristic as compared to an LC VCO, but its area efficiency is attractive. To suppress the phase noise of a ring VCO, a wide-loop-bandwidth PLL with sufficiently low in-band noise is indispensable. An all-digital PLL (ADPLL) has insufficiently low in-band phase noise because of the quantization error of the time-to-digital converter (TDC) without employing additional techniques such as power-hungry time amplification. On the other hand, a conventional analog PLL has a superior in-band phase noise but needs a large loop-filter capacitor to maintain a wide tuning range due to a high control sensitivity of the ring VCO. The dual-tuning topology is useful for minimizing the size of the loop filter while maintaining low in-band phase noise. However, it also suffers from strong reference spurs, as it is the case in the conventional analog PLL having a wide loop band width. The proposed PLL employs a hybrid loop consisting of a type-ll ADPLL and a type-l analog PLL. The type-ll ADPLL enables the wide tuning range with out a large loop-filter capacitor. The loop-filter capacitor in the analog PLL is also minimized since it does not need to cover a wide tuning range. The analog PLL eliminates the residual quantization error of the TDC in the ADPLL and achieves a sufficiently low in-band phase noise. Overall, the proposed PLL suppresses the phase noise contribution from the ring digital/voltage-controlled oscillator (DVCO).
Year
DOI
Venue
2011
10.1109/ISSCC.2011.5746236
Solid-State Circuits Conference Digest of Technical Papers
Keywords
DocType
ISSN
analogue integrated circuits,analogue-digital conversion,circuit tuning,digital phase locked loops,filters,jitter,network topology,phase noise,voltage-controlled oscillators,ADC,all-digital PLL,circuit performance,clock jitter,dual-tuning topology,frequency 1.21 GHz,hybrid loop,integrated jitter,loop-filter capacitor,low in-band noise,phase noise suppression,quantization error,ring VCO,ring digital-voltage-controlled oscillator,time-to-digital converter,type-l analog PLL,type-ll ADPLL,wide tuning range,wide-loop-bandwidth PLL
Conference
0193-6530
ISBN
Citations 
PageRank 
978-1-61284-303-2
1
0.46
References 
Authors
0
3
Name
Order
Citations
PageRank
Akihide Sai1208.25
Takafumi Yamaji25518.00
Tetsuro Itakura318733.44