Title
A Wide Bandwidth Analog Baseband Circuit For 60-Ghz Proximity Wireless Communication Receiver In 65-Nm Cmos
Abstract
This paper presents an analog front-end circuit for a 60-GHz proximity wireless communication receiver. The feature of the proposed analog front-end circuit is a bandwidth more than 1-GHz wide. To expand the bandwidth of a low-pass filter and a voltage gain amplifier, a technique to reduce the parasitic capacitance of a transconductance amplifier is proposed. Since the bandwidth is also limited by on-resistance of the ADC sampling switch, a switch separation technique for reduction of the on-resistance is also proposed. In a high-speed ADC, the SNDR is limited by the sampling jitter. The developed high resolution VCO auto tuning effectively reduces the jitter of PLL. The prototype is fabricated in 65 nm CMOS. The analog front-end circuit achieves over 1-GHz bandwidth and 27.2-dB SNDR with 224 mW Power consumption.
Year
DOI
Venue
2015
10.1587/transfun.E98.A.492
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES
Keywords
Field
DocType
time-interleaved, SAR, ADC, dynamic, T/H circuit, high-speed, low-power
Baseband,Wireless,CMOS,Theoretical computer science,Bandwidth (signal processing),Electrical engineering,Mathematics,Embedded system
Journal
Volume
Issue
ISSN
E98A
2
0916-8508
Citations 
PageRank 
References 
0
0.34
5
Authors
7
Name
Order
Citations
PageRank
Masanori Furuta1174.42
Hidenori Okuni2204.41
Masahiro Hosoya3132.71
Akihide Sai4208.25
Junya Matsuno572.51
Shigehito Saigusa6195.35
Tetsuro Itakura718733.44