Title
Overview study on fault modeling and test methodology development for FinFET-based memories
Abstract
Rapidly developing FinFET technology, alternative to the conventional planar technology, plays an important role in routing modern silicon industry. Due to unique structure of FinFET transistors the defect types and resulting fault models is different for FinFET transistors compared to planar ones. As a result the well-established flow used for embedded test and repair solutions development for MOSFET-based memories fails to be smoothly deployed for FinFET-based memories as well. Thus there is a need to modify the existing solution to support FinFET-based memories. In the scope of this paper the upgraded test methodology flow is introduced for FinFET-based memories, as well as the high-level overview of the comprehensive study is presented which was conducted using the described flow.
Year
DOI
Venue
2015
10.1109/EWDTS.2015.7493149
2015 IEEE East-West Design & Test Symposium (EWDTS)
Keywords
Field
DocType
FinFET-based memories,fault modeling,test methodology development,embedded test,repair solutions development,MOSFET-based memories
Test method,Computer science,Fault modeling,Electronic engineering,Planar,MOSFET,Transistor,Electrical engineering
Conference
Citations 
PageRank 
References 
1
0.36
7
Authors
4
Name
Order
Citations
PageRank
G. Tshagharyan182.29
Gurgen Harutyunyan2197.30
Samvel K. Shoukourian316516.88
Yervant Zorian41994215.23