Title
A 0.33 V 2.5 μW cross-point data-aware write structure, read-half-select disturb-free sub-threshold SRAM in 130 nm CMOS.
Abstract
Conventional data-aware structure SRAMs consume unnecessary dynamic power during the read phase due to the read-half-select issue. In this paper, a 9T-based read-half-select disturb-free SRAM architecture with the cross-point data-aware write strategy is proposed. Based on the proposed write-half-select and read-half-select disturb-free strategy, our 9T bitcell structure improves the read and write SNM by 2.5X and 2.4X compared to traditional bitcells. Furthermore, the proposed strategy and 9T bitcell structure can reduce the read power dissipation on bitline of the SRAM array by 5.14X compared with traditional SRAMs. Based on the proposed architecture, a 16Kb SRAM is fabricated in a 130nm CMOS which is fully functional from 1.2V down to 0.33V. The minimal energy per cycle is 11.8pJ at 0.35V. The power consumption at 0.33V is 2.5µW with 175kHz. The proposed SRAM has 1.5X and 4.2X less total power and leakage power than other works.
Year
DOI
Venue
2017
10.1016/j.vlsi.2017.02.001
Integration
Keywords
Field
DocType
SRAM,Cross-point,Data-aware,Read-half-select,Sub-threshold,Ultra-low power
Write strategy,Computer science,Dissipation,Leakage power,Electronic engineering,Real-time computing,CMOS,Static random-access memory,Dynamic demand,Cross point,Power consumption
Journal
Volume
ISSN
Citations 
58
0167-9260
0
PageRank 
References 
Authors
0.34
13
8
Name
Order
Citations
PageRank
Wei Jin18325.25
Weifeng He26114.69
Jian-Fei Jiang3197.01
Haichao Huang400.34
Xuejun Zhao500.34
Yanan Sun622.76
Xin Chen7232.12
Naifeng Jing815227.07