Title
Spot defect modeling: Past and evolution
Abstract
With today manufacturing technology, it is not possible to eliminate all defects and ensure every manufactured unit is perfect. Instead, each manufactured unit must be tested so that defective parts are not shipped to a customer. Different Test Strategies are commonly used since none is considered as optimal in terms of low defect level. Most companies use some but not all of the following three Test Strategies: the Static Voltage strategy, the Dynamic Voltage or Delay strategy, the Static or Dynamic Current (I_DDX) strategy. While using different approaches, these different test strategies have a common objective: reveal the presence in the chip of defects or deviations that may create a dysfunction. Knowing the complexity of today defects, it is admitted that the classical fault models used for test generation cannot guarantee a satisfactory detection of defects. This implies that new test generation technique specifically oriented to defects have to be defined. So, we must analyze and understand the electrical behavior of the defect and describe its behavior through an adequate `defect model'. Then, defect simulation techniques and defect-oriented ATPG techniques must be proposed to allow specific test generation for these defects. This presentation focuses on spot defects that manifest themselves as shorts or opens in the interconnect or in the MOS transistors: `Interconnect open', `Interconnect short', `Floating gate', and `Gate-Oxide-Short' are analyzed in detail using different model levels. For every defect, it is shown that the electrical behavior is in fact not predictable due to the presence of random parameters. In order to tackle the problem of unpredictability, unified concepts are proposed that allow new test generation techniques guaranteeing coverage of unpredictable defects.
Year
DOI
Venue
2017
10.1109/DTIS.2017.7930163
2017 12th International Conference on Design & Technology of Integrated Systems In Nanoscale Era (DTIS)
Keywords
Field
DocType
spot defect modeling,static voltage strategy,dynamic voltage strategy,dynamic delay strategy,static current strategy,dynamic current strategy,test generation technique,electrical behavior,MOS transistors,interconnect open,interconnect short,floating gate,gate-oxide-short
Automatic test pattern generation,Manufacturing technology,Microelectronics,Computer science,Voltage,Chip,Electronic engineering,Transistor,Interconnection,Test strategy
Conference
ISBN
Citations 
PageRank 
978-1-5090-6378-9
0
0.34
References 
Authors
0
1
Name
Order
Citations
PageRank
Michel Renovell174996.46