Title
Low-latency median filter core for hardware implementation of 5 × 5 median filtering.
Abstract
This study presents hardware implementation of 5 × 5 median filter that uses a new low-latency median filter (LLMF) core in order to find the median of 25 integer values. The proposed LLMF core architecture computes the median of 25 integers in just three clock cycles. The maximum frequency of operation of the proposed median filter architecture is 394 MHz on the Xilinx Zynq FPGA device. The proposed LLMF core provides reduced clock cycle latency compared with the existing state-of-the-art median filter core architectures.
Year
Venue
Field
2017
IET Image Processing
Median filter,Latency (engineering),Field-programmable gate array,Latency (engineering),Computer hardware,Cycles per instruction,Mathematics
DocType
Volume
Issue
Journal
11
10
Citations 
PageRank 
References 
1
0.35
9
Authors
3
Name
Order
Citations
PageRank
Vineet Kumar119626.07
Abhijit R. Asati2135.70
Anu Gupta361.78