Title
100ms/S 9-Bit 0.43mw Sar Adc With Custom Capacitor Array
Abstract
This paper presents a low power 9-bit 100MS/s successive approximation register analog-to-digital converter (SAR ADC) due to the custom capacitor array. In this capacitor array, a brand-new 3-D 1-fF MOM unit capacitor is used as basic capacitor cell. A beneficial improvement to capacitor array structure makes some difference too. The design is fabricated in TSMC IP9M 65nm LP CMOS technology. At the same sampling rates of 100MS/s, the layout simulation of proposed SAR ADC achieves an ENOB of 8.54bit, an SNDR of 53.15dB, an SFDR of 63.14dB and power consumption of 0.43mW under Nyquist sampling. The FOM of the SAR ADC is low to 8.63fJ/conv.
Year
Venue
Field
2015
PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON)
Array data structure,Capacitor,Computer science,Electronic engineering,Spurious-free dynamic range,Effective number of bits,CMOS,Sampling (statistics),Successive approximation ADC,Nyquist–Shannon sampling theorem,Electrical engineering
DocType
ISSN
Citations 
Conference
2162-7541
0
PageRank 
References 
Authors
0.34
0
6
Name
Order
Citations
PageRank
Jingjing Wang100.34
Rongjin Xu200.34
Chixiao Chen3135.20
Fan Ye46321.55
Xu, J.52316.58
Junyan Ren615441.40