Title
A Dual-Output Hardening Design Of Inverter Chain For P-Hit Single-Event Transient Pulse Elimination
Abstract
A dual-output design of inverter chain that is hardened against P-hit single-event transient (SET) is proposed in this paper. The output nodes of the proposed inverter chain are hardened by dual-output topological structure design and stacked PMOSs with isolation. The simulation results based on a 65 nm CMOS technology suggest that the proposed design can eliminate SET pulse significantly. In comparison with the conventional inverter chain and inverter chain using the source-isolation technique, the proposed design is capable of maintain the output steadily irrespective of whether an ion hits "0" or hits "1", i.e., the struck node is at logic "0" or logic "1". Besides, the SET pulse occurring at any stage of inverter chains with the proposed methodology will not disturb the final output, as long as it does not occur at the final stage.
Year
DOI
Venue
2018
10.1587/elex.15.20180604
IEICE ELECTRONICS EXPRESS
Keywords
Field
DocType
inverter chain, P-hit, single-event transient
Inverter,Computer science,Hardening (computing),Electronic engineering,Pulse (signal processing)
Journal
Volume
Issue
ISSN
15
15
1349-2543
Citations 
PageRank 
References 
0
0.34
0
Authors
10
Name
Order
Citations
PageRank
Changyong Liu1112.79
Chunyu Peng23010.29
Zhiting Lin3298.47
Xiulong Wu474.65
Zi-yang Chen56914.25
Qiang Zhao613.39
Xuan Li712427.25
jiang8174.98
Xuan Zeng940875.96
Xiang-Dong Hu1033.09