Title
FDSOI Circuit Design for High Energy Efficiency: Wide Operating Range and ULP Applications - a 7-Year Experience.
Abstract
With the increasing complexity of todayu0027s MPSoC and IoT applications, extremely high performance has become the main requirement. However, high performances do not only mean high speed but also low power. The compromise between high speed and low power is very difficult to reach with todayu0027s technologies. Most of the time, ultra low power architectures cannot reach high speed and conversely, at high speed, a lot of power is consumed. The need to increase speed at low voltage while maintaining very high speed at nominal voltage is still a key issue. This talk will address the design of Ultra Wide Voltage Range (UWVR) systems using thin-film planar FDSOI devices. This compelling technology appears to meet the needs of nomadic devices, combining high performance and low power consumption. A major challenge for this technology is to provide various device threshold voltages (VT), trading off power consumption and speed. The efficient use of an adaptive voltage and frequency scaling architecture combined with efficient Back Biasing will be detailed and silicon results provided for many different digital blocks designed during the past 7 years in the context of high speed multicores and low power IoT end-devices.
Year
DOI
Venue
2018
10.1109/esscirc.2018.8494282
Proceedings of the European Solid-State Circuits Conference
DocType
ISSN
Citations 
Conference
1930-8833
0
PageRank 
References 
Authors
0.34
0
1
Name
Order
Citations
PageRank
Edith Beigne153652.54