Title
Parallel Memory Accessing for FFT Architectures.
Abstract
The current paper introduces an efficient technique for parallel data addressing in FFT architectures performing in-place computations. The novel addressing organization provides parallel load and store of the data involved in radix-r butterfly computations and leads to an efficient architecture when r is a power of 2. The addressing scheme is based on a permutation of the FFT data, which leads to the improvement of the address generating circuit and the butterfly processor control. Moreover, the proposed technique is suitable for mixed radix applications, especially for radixes that are powers of 2 and straightforward continuous flow implementation. The paper presents the technique and the resulting FFT architecture and shows the advantages of the architecture compared to hitherto published results. The implementations on a Xilinx FPGA Virtex-7 VC707 of the in-place radix-8 FFT architectures with input sizes 64 and 512 complex points validate the results.
Year
DOI
Venue
2018
10.1007/s11265-018-1387-2
Signal Processing Systems
Keywords
Field
DocType
FFT,Parallel memory access,In-place architecture,FPGA implementation
Architecture,Computer science,Parallel computing,Continuous flow,Permutation,Field-programmable gate array,Implementation,Fast Fourier transform,Mixed radix,Computation
Journal
Volume
Issue
ISSN
90
11
1939-8018
Citations 
PageRank 
References 
0
0.34
11
Authors
4
Name
Order
Citations
PageRank
Vasileios Kitsakis101.01
Konstantinos Nakos2234.46
Dionysios I. Reisis36113.33
Nikolaos Vlassopoulos4638.49