Title
Reference Spur Reduction Techniques for a Phase-Locked Loop.
Abstract
This paper presents the reference spur reduction techniques for an analog phase-locked loop (PLL). A simple leakage compensation loop is proposed, which cancels the leakage current of the PLL loop filter with a negligible power overhead. This leakage compensation loop senses the leakage current of the loop filter from the up and down pulse widths in the steady state and compensates for the charge loss due to the leakage current. A systematic approach for the reference spur reduction is also proposed. Since a PLL operates as a band pass filter in the frequency domain, the reference spur can be filtered out by cascading the PLLs. The optimization technique for the cascaded PLLs is presented that minimizes the reference spur without degrading the phase noise performance. The proposed techniques are verified using an 800-MHz PLL chip fabricated in 65-nm CMOS process. The prototype PLL achieves the reference spur of -68.57 dBc while the conventional charge-pump PLL without the proposed spur reduction techniques achieves -42.83 dBc.
Year
DOI
Venue
2019
10.1109/ACCESS.2019.2905767
IEEE ACCESS
Keywords
Field
DocType
Cascaded phase-locked loop,charge pump,leakage current,phase-locked loop,reference spur
Frequency domain,Phase-locked loop,Band-pass filter,Leakage (electronics),Computer science,Phase noise,Spur,Chip,Electronic engineering,dBc,Distributed computing
Journal
Volume
ISSN
Citations 
7
2169-3536
1
PageRank 
References 
Authors
0.37
0
4
Name
Order
Citations
PageRank
Han-Gon Ko188.28
Woo-Rham Bae24014.93
Gyu-Seob Jeong3219.00
Deog-Kyoon Jeong4626119.05