Title
Linear Optimization for Memristive Device in Neuromorphic Hardware
Abstract
Memristors offer advantages as a hardware solution for neuromorphic computing, however, their nonlinear property makes the weight update difficult and reduces the accuracy of a neural network. A piecewise linear (PL) method is proposed in this paper to mitigate the nonlinear effect of memristors by calculating the weight update parameters along a piecewise line, which reduces errors in the weight update process. It is a simple but efficient method for the nonlinearity mitigation without reading the current conductance of the memristor in each updating, thereby avoiding complex peripheral circuits. The PL methods with respectively with 2-segment, 3-segment, and 4-segment models in two split points selection strategies are investigated, and the results show that under different nonlinearity, the PL method improves the recognition accuracy of MNIST handwriting digits to 87.87%-95.05%, as compared to 10.77%-73.18% of the cases without PL method. Finally, it concludes that the more segments in PL methods, the less weight deviation caused by the non-linearity of the synapse device.
Year
DOI
Venue
2019
10.1109/ISVLSI.2019.00088
2019 IEEE Computer Society Annual Symposium on VLSI (ISVLSI)
Keywords
Field
DocType
memristor, nonlinearity, neural network, neuromorphic hardware
Memristor,Nonlinear system,MNIST database,Computer science,Linearity,Algorithm,Neuromorphic engineering,Artificial neural network,Piecewise linear function,Piecewise
Conference
ISSN
ISBN
Citations 
2159-3469
978-1-7281-3392-8
0
PageRank 
References 
Authors
0.34
3
4
Name
Order
Citations
PageRank
Jingyan Fu102.70
Zhiheng Liao222.39
Na Gong36816.09
Jinhui Wang48720.44