Title | ||
---|---|---|
Latency Variation Aware Read Performance Optimization on 3D High Density NAND Flash Memory |
Abstract | ||
---|---|---|
State-of-the-art high density NAND flash memory has been recommended as read intensive storage device due to their excellent read performance. However, recent studies and reports show that the read latency of high density NAND flash memory is increasing. The reason comes from at least two aspects: First, high density flash generally adopts multiple bits per cell technique, where the access latency of the most significant bits is largely increased. Second, due to the reliability variation among these bits, the access latency of the most significant bits is further increased. We introduce RLV, a read performance optimization scheme is proposed to exploit the read latency variation among the multiple bits. The basic idea is that firstly identify the hotness of read data and then move them to the places with corresponding read latency. Our evaluation shows that RLV incurs negligible overhead, while improving read performance by 14% on average compared with state-of-the-arts.
|
Year | DOI | Venue |
---|---|---|
2020 | 10.1145/3386263.3406953 | GLSVLSI '20: Great Lakes Symposium on VLSI 2020
Virtual Event
China
September, 2020 |
DocType | ISBN | Citations |
Conference | 978-1-4503-7944-1 | 0 |
PageRank | References | Authors |
0.34 | 0 | 5 |
Name | Order | Citations | PageRank |
---|---|---|---|
Yina Lv | 1 | 1 | 2.38 |
Liang Shi | 2 | 70 | 17.56 |
Chun Joseph Xue | 3 | 0 | 0.34 |
Qingfeng Zhuge | 4 | 42 | 8.11 |
Edwin H.-M. Sha | 5 | 1318 | 97.35 |