Title | ||
---|---|---|
A Clock Distribution Scheme Insensitive to Supply Voltage Drift With Self-Adjustment of Clock Buffer Delay |
Abstract | ||
---|---|---|
In this brief, a clock distribution scheme insensitive to supply voltage drift is proposed that minimizes variation of the clock propagation delay caused by the supply voltage change. While the overall clock distribution is composed of a current mode logic (CML) path and a CMOS path, most delay variations occur in the CMOS path. In the proposed scheme, delays in the CMOS path such as CML-to-CMOS c... |
Year | DOI | Venue |
---|---|---|
2022 | 10.1109/TCSII.2021.3110409 | IEEE Transactions on Circuits and Systems II: Express Briefs |
Keywords | DocType | Volume |
Clocks,Inverters,Delays,Sensitivity,Resistors,Transceivers,Generators | Journal | 69 |
Issue | ISSN | Citations |
3 | 1549-7747 | 0 |
PageRank | References | Authors |
0.34 | 0 | 10 |
Name | Order | Citations | PageRank |
---|---|---|---|
Soyeong Shin | 1 | 1 | 3.05 |
Yongjae Lee | 2 | 0 | 0.68 |
Jiheon Park | 3 | 13 | 3.30 |
Jihyo Kang | 4 | 0 | 0.34 |
Kyunghoon Kim | 5 | 0 | 0.68 |
Dae-Han Kwon | 6 | 0 | 0.34 |
Sangkwon Lee | 7 | 10 | 2.82 |
Jieun Jang | 8 | 2 | 1.41 |
Joo-Hwan Cho | 9 | 0 | 0.68 |
Deog-Kyoon Jeong | 10 | 626 | 119.05 |