Title
Array processor for LS FIR system identification
Abstract
In this paper the architecture for the realization of a new, highly parallel, block-type, order recursive algorithm for LS FIR system identification is presented. This algorithm is intended either for processing a single block data or for a block adaptive mode of operation and it can track variations from block to block. A linear array of O(p) processing elements is used, implementing this algorithm in O(p) time units. Using a suitable sequencing of the equations of the algorithm and a pipelined divider a three fold reduction of hardware is achieved, without significant degradation in time performance, compared to the fully parallel realization. Furthermore, the computation of the correlation sums, needed for initialization purposes, is performed on the existing linear array resulting in additional hardware saving.
Year
DOI
Venue
1991
10.1016/0165-6074(91)90401-E
Microprocessing and Microprogramming
DocType
Volume
Issue
Journal
32
1
ISSN
Citations 
PageRank 
0165-6074
0
0.34
References 
Authors
2
4
Name
Order
Citations
PageRank
Spiridon Nikolaidis112722.64
O. Koufopavlou225628.43
S. Theodoridis300.34
C.E. Goutis421.41