Title
A design methodology for the automatic sizing of standard-cell libraries
Abstract
Current EDA tools are often based on standard-cell libraries for the design of modern complex systems-on-chip. In general, there are opposite trends to compact and extend the standard cell libraries, and to move towards custom libraries, highly optimized for specific goals (e.g., area, timing or power consumption) or designs. We thus propose a design methodology for library sizing that combines decimation strategies and generation of cell variants. The proposed methodology is based on Simulated Annealing, also integrating heuristic principles to efficiently guide the exploration process. The approach has been validated on a set of common benchmarks for logic synthesis, demonstrating interesting results, specially when starting from a relative small initial library.
Year
DOI
Venue
2011
10.1145/1973009.1973040
ACM Great Lakes Symposium on VLSI
Keywords
Field
DocType
relative small initial library,library sizing,proposed methodology,custom library,standard-cell library,simulated annealing,automatic sizing,standard cell library,cell variant,design methodology,current eda tool,chip,complex system,optimization,logic synthesis,standard cell
Logic synthesis,Simulated annealing,Heuristic,Computer architecture,Computer science,Full custom,Design methods,Electronic engineering,Electronic design automation,Sizing,Standard cell
Conference
Citations 
PageRank 
References 
0
0.34
6
Authors
3
Name
Order
Citations
PageRank
Christian Pilato132932.19
Fabrizio Ferrandi254856.95
Davide Pandini39415.76