Title
The efficiency of neuron-MOS transistors in threshold logic
Abstract
Using MOS-transistors with floating gate (Neuron MOS or νMOS) for building threshold logic is discussed. Two ways of νMOS threshold logic implimention – static and clocked – are under consideration. Methodology of νMOS circuit design is given. Majority voting gate (MVG) is used as an example of threshold gate with worst conditions for getting a large number of inputs. The possibility of implementing a MVG with a certain number of inputs is the possibility of building a threshold gate with a threshold alterable in real time (from OR to AND-function) with the sum of input weights equal to the number of MVG inputs. The maximum number of threshold gate inputs is estimated depending upon the deviations of the elements dimensions and parameters inside the chip. It is shown that it is difficult to implement a static νMOS MVG with a number of inputs more than 10. For the same conditions, the number of inputs of clocked νMOS MVG is as large as many tens. A clocked νMOS threshold gate with alterable in real-time input weights and threshold is proposed. Delay time and chip area for such a circuits are estimated.
Year
DOI
Venue
1999
10.1007/s005000050087
Soft Comput.
Keywords
Field
DocType
thre- shold gate with alterable parameters.,threshold logic,neuron mos-transistors,majority voting,real time,chip,circuit design
Computer science,Circuit design,Chip,Theoretical computer science,Electronic engineering,Real-time computing,Majority rule,Electronic circuit,Transistor
Journal
Volume
Issue
Citations 
3
1
0
PageRank 
References 
Authors
0.34
0
3
Name
Order
Citations
PageRank
Rafail Lashevsky100.68
K. Takaara200.34
M. Souma300.34