Title
Transistor sizing of custom high-performance digital circuits with parametric yield considerations
Abstract
Transistor sizing is a classic Computer-Aided Design problem that has received much attention in the literature. Due to the increasing importance of process variations in deep sub-micron circuits, nominal circuit tuning is not sufficient, and the sizing problem warrants revisiting. This paper addresses the sizing problem statistically in which transistor sizes are automatically adjusted to maximize parametric yield at a given timing performance, or maximize performance at a required parametric yield. Specifically, we describe an implementation of a statistical tuner using interior point nonlinear optimization with an objective function that is directly dependent on statistical process variation. Our results show that for process variation sensitive circuits, consisting of thousands of independently tunable devices, a statistically aware tuner can give more robust, higher yield solutions when compared to deterministic circuit tuning and is thus an attractive alternative to the Monte Carlo methods that are typically used to size devices in such circuits. To the best of our knowledge, this is the first publication of a working system to optimize device sizes in custom circuits using a process variation aware tuner.
Year
DOI
Venue
2010
https://doi.org/10.1007/s11081-012-9208-0
Optimization and Engineering
Keywords
DocType
Volume
Analytic,Yield,Circuits,Transistor,Statistical,Static timing
Conference
15
Issue
ISSN
ISBN
1
1389-4420
978-1-4244-6677-1
Citations 
PageRank 
References 
7
0.49
20
Authors
5
Name
Order
Citations
PageRank
Daniel K. Beece120829.88
Xiong Jinjun280186.79
Chandu Visweswariah361560.90
Vladimir Zolotov41367109.07
Yifang Liu58310.06