Title
A design of the new FPGA with data path logic and run time block reconfiguration method
Abstract
This paper describes a design of the new FPGA, which has good performance in functional capacity and speed, and analyzes its performance. The functional density and speed performance are improved by inserting DPL (Data Path Logic), which is a special block having an extendable 4 bit adder/subtracter and multiplier, and by reconfiguring the switching points and configuration points using the RTBR (run time block reconfiguration) method, which has a reconfiguration memory for reusing the logic resource. This paper proposes CFB (configurable function block) and RTBR DPL as basic blocks of the new FPGA and explains the chip implementation of prototype of architecture
Year
DOI
Venue
1999
10.1109/ISCAS.1999.777918
ISCAS (1)
Keywords
Field
DocType
adders,run time block reconfiguration method,adder/subtracter,speed performance,logic resource,reconfigurable architectures,dpl,4 bit,switching points,functional capacity,fpga,chip implementation,functional density,field programmable gate arrays,configurable function block,data path logic,logic design,chip,digital signal processing,application specific integrated circuits,switches
Logic synthesis,4-bit,Subtractor,Adder,Computer science,Field-programmable gate array,Electronic engineering,Application-specific integrated circuit,Multiplier (economics),Control reconfiguration,Embedded system
Conference
Volume
ISBN
Citations 
1
0-7803-5471-0
1
PageRank 
References 
Authors
0.35
0
4
Name
Order
Citations
PageRank
Jaeyoung Kwak141.53
Sang-sic Yoon210.68
Hung-jun Kwon310.35
Kwyro Lee426570.73