Title
Delay Fault Testing: Choosing Between Random SIC and Random MIC Test Sequences
Abstract
The combination of higher quality requirements and sensitivity of high performance circuits to delay defects has led to an increasing emphasis on delay testing of VLSI circuits. In this context, it has been proven that Single Input Change (SIC) test sequences are more effective than classical Multiple Input Change (MIC) test sequences when a high robust delay fault coverage is targeted. In this paper, we show that random SIC (RSIC) test sequences achieve a higher fault coverage than random MIC (RMIC) test sequences when both robust and non-robust tests are under consideration. Experimental results given in this paper are based on a software generation of RSIC test sequences that can be easily generated in this case. For a built-in self-test (BIST) purpose, hardware generated RSIC sequences have to be used. This kind of generation will be shortly discussed at the end of the paper.
Year
DOI
Venue
2001
10.1023/A:1012259227622
J. Electronic Testing
Keywords
DocType
Volume
delay testing,random testing,robust test,non-robust test,BIST
Journal
17
Issue
ISSN
ISBN
3-4
1530-1877
0-7695-0701-8
Citations 
PageRank 
References 
10
0.74
15
Authors
5
Name
Order
Citations
PageRank
A. Virazel116923.25
René David2403.71
P. Girard347841.91
C. Landrault417813.49
S. Pravossoudovitch568954.12