Title
A TMR Scheme for SEU Mitigation in Scan Flip-Flops
Abstract
Radiation from outer space comprising of charged particles can affect transistors in integrated circuits resulting in a change in the state of transistors. This creates a temporary transient effect that corrupts logic within a circuit, and hence it is called a Single Event Upset (SEU). The SEU if captured may lead to soft error. With the progress of microelectronic technology, the shrinkage of transistor sizes is enabling the integration of more transistors in a circuit, making them more vulnerable to soft errors. Any future attempt toward scaling will have to address the problems of circuit reliability which is affected by the increasing number of failures arising from soft errors. In this paper we present a novel register design which can detect and correct soft errors. We add a redundant latch to the existing structure of a flip-flop and functional data is simultaneously registered at multiple latches. The content of these multiple latches are fed to a majority voter, and if the content of any of these latches is corrupted by a soft error, it is filtered out through the majority voting circuit. This design provides tolerance over the entire vulnerability region of a flip-flop unlike other published solutions. This design can be operated as a simple scan flip-flop or scan hold flip-flop and thus is useful for system testability purposes. The detection and correction operation takes place concurrently, with 23% degradation in system performance.
Year
DOI
Venue
2007
10.1109/ISQED.2007.25
ISQED
Keywords
Field
DocType
system performance,circuit reliability,majority voting circuit,system testability purpose,single event,majority voter,tmr scheme,scan flip-flops,seu mitigation,soft error,novel register design,integrated circuit,correct soft error,logic circuits,space charge,majority voting,registers,charged particles,transistors,microelectronics
Testability,Soft error,Computer science,FLOPS,Circuit reliability,Electronic engineering,Real-time computing,Majority rule,Transistor,Integrated circuit,Single event upset
Conference
ISBN
Citations 
PageRank 
0-7695-2795-7
11
0.95
References 
Authors
8
3
Name
Order
Citations
PageRank
Roystein Oliveira1121.33
Aditya Jagirdar2121.33
Tapan J. Chakraborty325826.11