Title
Fine-Grain Dvfs And Avfs Techniques For Complex Soc Design: An Overview Of Architectural Solutions Through Technology Nodes
Abstract
In this paper we propose to give an overview of fine-grain design techniques we demontrated past years in our lab for power reduction in complex SoCs. Those works are based on Globally Asynchronous and Locally Synchronous systems in which each IP is an independent voltage and frequency domain. After having proposed some simple DFS architectures based on GALS architectures in 130nm technology, we extended our works to fine-grain Dynamic Voltage and Frequency Scaling architectures to reduce dynamic and static power reduction at 65 nm node. Furthermore, considering 32 nm deep submicron technologies, we demonstrated an Adaptive Voltage and Frequency architecture to compensate for in-die PVT variations. Area overhead and power reduction results are discussed all along the paper.
Year
Venue
Field
2015
2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS)
Frequency domain,Distributed File System,Asynchronous communication,Architecture,System on a chip,Computer science,Voltage,Electronic engineering,Frequency scaling,Orthogonal frequency-division multiplexing,Embedded system
DocType
ISSN
Citations 
Conference
0271-4302
0
PageRank 
References 
Authors
0.34
10
6
Name
Order
Citations
PageRank
Edith Beigne153652.54
Fabien Clermidy279761.56
Didier Lattard314418.68
Ivan Miro Panades4967.81
Yvain Thonnart534932.39
Pascal Vivet660653.09