Title | ||
---|---|---|
Proposal of Highly Efficient Memory Access Method Using Locked-Cache on Soft-Core Processor with SIMD Operations. |
Abstract | ||
---|---|---|
To realize a highly efficient embedded system employing an enhanced soft-core processor with SIMD operations, we are developing the MIQS (MIPS Instruction processor with Quadword SIMD extension) system. Generally, in many embedded systems using FPGA and memory devices, relatively low bandwidth restricts memory access performance and the low memory performance limits the system performance even though high-performance operations are implemented on the FPGA device. We introduce a high-performance on-chip memory system on the MIQS system to reduce the number of accesses to the off-chip memory in order to improve the system performance. This paper proposes a highly efficient memory access method using a locked-cache. This paper also discusses implementation issues of the proposed method and extends the instruction set to control the locked-cache. As our preliminary evaluation to estimate the effectiveness of the on-chip memory systems, we run four application programs on two configurations of the MIQS systems, one has scratch pad memory (SPM) and the other one has an ordinal cache, respectively. The results show that the best configuration of on-chip memory varies depending on the application. |
Year | DOI | Venue |
---|---|---|
2015 | 10.1109/CANDAR.2015.92 | CANDAR |
Keywords | Field | DocType |
SIMD, on-chip memory, locked-cache, soft-core processor, FPGA | Registered memory,Semiconductor memory,Interleaved memory,Uniform memory access,Shared memory,Computer science,Memory management,Non-uniform memory access,Memory map,Computer hardware | Conference |
ISSN | Citations | PageRank |
2379-1888 | 0 | 0.34 |
References | Authors | |
0 | 4 |
Name | Order | Citations | PageRank |
---|---|---|---|
Kosuke Hiraishi | 1 | 0 | 0.34 |
Kanemitsu Ootsu | 2 | 44 | 23.90 |
Takeshi Ohkawa | 3 | 21 | 16.24 |
Takashi Yokota | 4 | 41 | 21.70 |