Title
VLSI implementations of the triple-DES block cipher.
Abstract
In this paper, VLSI implementations for the Triple-DES Block Cipher are presented. Triple-DES (TDES) is basically used in various cryptographic applications and wireless protocol security layers. Three different hardware implementations are proposed. The first two are based on the pipeline technique, while the third uses consecutive iterations for the data transformations. In addition, the used TDES S-BOXes has been implemented by both Look Up Tables (LUT) and ROM Blocks providing useful information regarding the covered area and the design throughput. The ROM approach has better performance than the LUT one but the latter is preferred in the cases that ROM blocks are not available. The proposed TDES implementations achieve high-speed performance. Especially, the throughput value for the pipeline one is equal to 7.36 Gbps.
Year
DOI
Venue
2003
10.1109/ICECS.2003.1301980
ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3
Keywords
DocType
Citations 
block cipher,look up table,cryptography,protocols,vlsi,iterative methods,data transformation,integrated circuit design
Conference
2
PageRank 
References 
Authors
0.46
3
3
Name
Order
Citations
PageRank
P. Kitsos113015.47
S. Goudevenos220.46
O. Koufopavlou325628.43