Title
Area Efficient Multi-Threshold Null Convenction Logic
Abstract
Multi-threshold null convention logic (MTNCL) is a commonly used asynchronous paradigm for designing low power NCL circuits. Traditionally, MTNCL circuits implemented using complementary metal oxide semiconductor (CMOS) technique that tends to occupy a large area. To address this limitation, a gate diffusion input (GDI) methodology is introduced for implementing MTNCL circuits. This GDI technique enables complex logic to be implemented using only two transistors that helps to reduce area utilization. In this paper, a novel approach to implement MTNCL designs based GDI methodology is proposed. The proposed approach has been verified by implementing TH23 MTNCL gate. Comparing to the conventional CMOS implementation, the proposed approach shows a 45% reduction in the area overhead.
Year
DOI
Venue
2019
10.1109/ISOCC47750.2019.9027762
2019 International SoC Design Conference (ISOCC)
Keywords
DocType
ISSN
Multi-threshold NULL convention logic,gate diffusion input,CMOS,cadence
Conference
2163-9612
ISBN
Citations 
PageRank 
978-1-7281-2479-7
0
0.34
References 
Authors
0
4
Name
Order
Citations
PageRank
Prashanthi Metku102.70
Minsu Choi215627.63
Kyung Ki Kim39921.62
Yong-bin Kim433855.72